Sciweavers

IPPS
2000
IEEE

Complexity Bounds for Lookup Table Implementation of Factored Forms in FPGA Technology Mapping

13 years 9 months ago
Complexity Bounds for Lookup Table Implementation of Factored Forms in FPGA Technology Mapping
We consider technology mapping from factored form binary leaf-DAG to lookup tables LUTs, such as those found in eld programmable gate arrays. Polynomial time algorithms exist for in the worst case optimal mapping of a single-output function. The worst case occurs when the leaf-DAG is a tree. Previous results gave a tight upper bound on the number of LUTs required for LUTs with up to 5 inputs and a bound with 6 inputs. The bounds are a function of the number of literals and the LUT size. We extend these results to tight bounds for LUTs with an arbitrary number of inputs.
Wenyi Feng, Fred J. Meyer, Fabrizio Lombardi
Added 31 Jul 2010
Updated 31 Jul 2010
Type Conference
Year 2000
Where IPPS
Authors Wenyi Feng, Fred J. Meyer, Fabrizio Lombardi
Comments (0)