Sciweavers

IPPS
1998
IEEE

Design, Implementation and Evaluation of Parallel Pipelined STAP on Parallel Computers

13 years 8 months ago
Design, Implementation and Evaluation of Parallel Pipelined STAP on Parallel Computers
This paper presents performance results for the design and implementation of parallel pipelined Space-Time Adaptive Processing (STAP) algorithms on parallel computers. In particular, the paper describes the issues involved in parallelization, our approach to parallelization and performance results on an Intel Paragon. The paper also discusses the process of developing software for such an application on parallel computers when latency and throughput are both considered together and presents tradeoffs considered with respect to inter and intra-task communication and data redistribution. The results show that not only scalable performance was achieved for individual component tasks of STAP but linear speedups were obtained for the integrated task performance, both for latency as well as throughput. Results are presented for up to 236 compute nodes (limited by the machine size available to us). Another interesting observation made from the implementation results is that performance impro...
Alok N. Choudhary, Wei-keng Liao, Donald Weiner, P
Added 05 Aug 2010
Updated 05 Aug 2010
Type Conference
Year 1998
Where IPPS
Authors Alok N. Choudhary, Wei-keng Liao, Donald Weiner, Pramod K. Varshney, Richard W. Linderman, Mark H. Linderman
Comments (0)