Sciweavers

INTEGRATION
2016

Design of a hybrid non-volatile SRAM cell for concurrent SEU detection and correction

8 years 1 months ago
Design of a hybrid non-volatile SRAM cell for concurrent SEU detection and correction
—This paper presents a hybrid non-volatile (NV) SRAM cell with a new scheme for soft error tolerance. The proposed cell consists of a 6T SRAM core, a Resistive RAM made of a transistor and a Programmable Metallization Cell. An additional transistor and a transmission gate are utilized for selecting a memory cell in the NVSRAM array. Concurrent error detection (CED) and correction capabilities are provided by connecting the NVSRAM array with a dual-rail checker; CED is accomplished using a dual-rail checker, while correction is accomplished by utilizing the restore operation, such that data from the non-volatile memory element is copied back to the SRAM core. The simulation results show that the proposed scheme is very efficient in terms of numerous figures of merit.
Pilin Junsangsri, Jie Han, Fabrizio Lombardi
Added 05 Apr 2016
Updated 05 Apr 2016
Type Journal
Year 2016
Where INTEGRATION
Authors Pilin Junsangsri, Jie Han, Fabrizio Lombardi
Comments (0)