Sciweavers

Share
ETS
2010
IEEE

A distributed architecture to check global properties for post-silicon debug

9 years 11 months ago
A distributed architecture to check global properties for post-silicon debug
Post-silicon validation and debug, or ensuring that software executes correctly on the silicon of a multi-processor system-on-chip (MPSOC) is complicated, as it involves checking global properties that are distributed on the chip. In this paper we define an architecture to non-intrusively observe global properties at run time using distributed monitors. The architecture enables to perform actions when a property holds, such as stopping (part of) the system for inspection. We apply this architecture to the problem of software races that result in incorrect communication between concurrent tasks on different processors. In a case study, where we implemented monitors, event distribution, and instruments to stop communication between intellectual property (IP) blocks, we demonstrate that these races can be detected and classified as timing violations or as FIFO protocol violations.
Erik Larsson, Bart Vermeulen, Kees Goossens
Added 09 Nov 2010
Updated 09 Nov 2010
Type Conference
Year 2010
Where ETS
Authors Erik Larsson, Bart Vermeulen, Kees Goossens
Comments (0)
books