Sciweavers

Share
DELTA
2006
IEEE

Implementation of Four Real-Time Software Defined Receivers and a Space-Time Decoder using Xilinx Virtex 2 Pro Field Programmabl

10 years 2 months ago
Implementation of Four Real-Time Software Defined Receivers and a Space-Time Decoder using Xilinx Virtex 2 Pro Field Programmabl
This paper describes the concept, architecture, development and demonstration of a real time, high performance, software defined 4-receiver system and a space time decoder to be implemented on a Xilinx Virtex 2 Pro Field Programmable Gate Array. It is designed and developed for research into receiver diversity and multiple input and multiple output (MIMO)wireless systems. Each receiver has a Freescale DSP56321 digital signal processor (DSP) to run synchronization, channel state estimation and equalization algorithms. The system is software defined to allow for flexibility in the choice of receiver demodulation formats, output data rates and space-time decoding schemes. Hardware, firmware and software aspects of the receiver and space time decoder system to meet design requirements are discussed. The current system implementation is an enhancement to an existing Smart Antenna Software RAdio Test System (SASRATS) platform [5, 6] designed to test and verify various space time architectur...
Peter J. Green, Desmond P. Taylor
Added 22 Aug 2010
Updated 22 Aug 2010
Type Conference
Year 2006
Where DELTA
Authors Peter J. Green, Desmond P. Taylor
Comments (0)
books