Sciweavers

ASPDAC
2007
ACM

On Increasing Signal Integrity with Minimal Decap Insertion in Area-Array SoC Floorplan Design

13 years 8 months ago
On Increasing Signal Integrity with Minimal Decap Insertion in Area-Array SoC Floorplan Design
Abstract-- With technology further scaling into deep submicron era, power supply noise become an important problem. Power supply noise problem is getting worse due to serious IR-drop and simultaneous switching noise, and decoupling capacitance (decap) insertion is commonly applied to alleviate the noise. There exist some approaches to addressing this issue, but they suffer either from over-design problem or late decap insertion during design stage. In this paper, we propose a methodology to insert decap in a more efficient and effective way during early design stage in area-array designs. The experimental results are encouraging. Compared with other approaches in [15] and [12], we have inserted enough decap to meet supply noise constraint while others employ more area.
Chao-Hung Lu, Hung-Ming Chen, Chien-Nan Jimmy Liu
Added 12 Aug 2010
Updated 12 Aug 2010
Type Conference
Year 2007
Where ASPDAC
Authors Chao-Hung Lu, Hung-Ming Chen, Chien-Nan Jimmy Liu
Comments (0)