Sciweavers

ASPDAC
2010
ACM

Novel dual-Vth independent-gate FinFET circuits

13 years 1 months ago
Novel dual-Vth independent-gate FinFET circuits
This paper describes gate work function and oxide thickness tuning to realize novel circuits using dual-Vth independent-gate FinFETs. Dual-Vth FinFETs with independent gates enable series and parallel merge transformations in logic gates, realizing compact low power alternatives. Furthermore, they also enable the design of a new class of compact logic gates with higher expressive power and flexibility than conventional forms, e.g., implementing 12 unique Boolean functions using only four transistors. The gates are designed and calibrated using the University of Florida double-gate model into a technology library. Synthesis results for 14 benchmark circuits from the ISCAS and OpenSPARC suites indicate that on average, the enhanced library reduces delay, power, and area by 9%, 21%, and 27%, respectively, over a conventional library designed using FinFETs in 32nm technology.
Masoud Rostami, Kartik Mohanram
Added 28 Feb 2011
Updated 28 Feb 2011
Type Journal
Year 2010
Where ASPDAC
Authors Masoud Rostami, Kartik Mohanram
Comments (0)