Sciweavers

Share
ASPDAC
2007
ACM

A Novel Reconfigurable Low Power Distributed Arithmetic Architecture for Multimedia Applications

9 years 7 months ago
A Novel Reconfigurable Low Power Distributed Arithmetic Architecture for Multimedia Applications
- The use of reconfigurable cores in system on chip (SoC) designs is increasingly becoming a trend. Such cores are being used for their flexibility, powerful functionality and low power consumption. Distributed Arithmetic (DA) is a powerful algorithm wildly used in many fields of multimedia for its efficiency. This paper presents a novel reconfigurable adder-based architecture for DA to realize the inner product which is the key computation in many digital signal processing applications. 1D DCT is mapped onto the architecture. Compared with some existing ASIC designs, the new architecture achieves good performance in area, speed and power.
Zhenyu Liu, Tughrul Arslan, Ahmet T. Erdogan
Added 12 Aug 2010
Updated 12 Aug 2010
Type Conference
Year 2007
Where ASPDAC
Authors Zhenyu Liu, Tughrul Arslan, Ahmet T. Erdogan
Comments (0)
books