Sciweavers

ARCS
1997
Springer

A Novel Universal Sequencer Hardware

13 years 8 months ago
A Novel Universal Sequencer Hardware
This paper introduces a powerful novel sequencer hardware for controlling computational machines and for structured DMA (direct memory access) applications. The paper introduces the principles and the design of a novel class of this sequencer hardware which supports two-dimensional memory address space or at least the two-dimensional visualization of the traditional one-dimensional address space. From these concepts it derives a classification scheme of computational sequencing patterns and storage schemes.
Reiner W. Hartenstein, Jürgen Becker, Michael
Added 07 Aug 2010
Updated 07 Aug 2010
Type Conference
Year 1997
Where ARCS
Authors Reiner W. Hartenstein, Jürgen Becker, Michael Herz, Ulrich Nageldinger
Comments (0)