Sciweavers

ITC
1996
IEEE

Realistic-Faults Mapping Scheme for the Fault Simulation of Integrated Analogue CMOS Circuits

13 years 8 months ago
Realistic-Faults Mapping Scheme for the Fault Simulation of Integrated Analogue CMOS Circuits
common use is the distinction into two (abstract) fault models: A new fault modelling scheme for integrated analogue general the "Single Hard Fault Model (SHFM)" and the CMOS circuits referred to as Local Layout Realistic Fault Mapping is introduced. It is aimed at realistic fault1 assumptions prior to the final layout by investigating typical "local" layout structures of analogue designs. Specific defects are assumed and their electrical failure modes are evaluated and mapped onto appropriate model faults. It is shown that some assumed hard faults at the schematic level are unrealistic and unlikely and that new types of fault constellations emerge including multiple or complex faults. Beside the different distribution of faults the overall number of faults decreases whereof additional realistic soft faults emerge. For an operational CMOS amplifier the overall number of 47 single hard faults assumed at schematic level dropped to 27 realistic and likely hard faults.
Michael J. Ohletz
Added 07 Aug 2010
Updated 07 Aug 2010
Type Conference
Year 1996
Where ITC
Authors Michael J. Ohletz
Comments (0)