Sciweavers

DAC
2005
ACM

Template-driven parasitic-aware optimization of analog integrated circuit layouts

13 years 6 months ago
Template-driven parasitic-aware optimization of analog integrated circuit layouts
Layout parasitics have great impact on analog circuit performance. This paper presents an algorithm for explicit parasitic control during layout retargeting of analog integrated circuits. In order to ensure desired circuit performance, bounds on layout parasitics’ magnitudes are determined first. Then, graph techniques are coupled with mathematical programming to constrain layout geometry based on these parasitic bounds. The algorithm has been demonstrated to ensure desired circuit performance during technology migration and performance specification changes. Categories and Subject Descriptors J.6 [Computer Applications] Computer-Aided Engineering – computer-aided design. General Terms: Algorithms, Performance, Design.
Sambuddha Bhattacharya, Nuttorn Jangkrajarng, C.-J
Added 13 Oct 2010
Updated 13 Oct 2010
Type Conference
Year 2005
Where DAC
Authors Sambuddha Bhattacharya, Nuttorn Jangkrajarng, C.-J. Richard Shi
Comments (0)