Sciweavers

4 search results - page 1 / 1
» VL-CDRAM: variable line sized cached DRAMs
Sort
View
CODES
2003
IEEE
14 years 4 months ago
VL-CDRAM: variable line sized cached DRAMs
Ananth Hegde, Narayanan Vijaykrishnan, Mahmut T. K...
VTS
2011
IEEE
278views Hardware» more  VTS 2011»
13 years 2 months ago
Designing a fast and adaptive error correction scheme for increasing the lifetime of phase change memories
This paper proposes an adaptive multi-bit error correcting code for phase change memories that provides a manifold increase in the lifetime of phase change memories thereby making...
Rudrajit Datta, Nur A. Touba
EUROPDS
1997
14 years 3 days ago
A Combined Virtual Shared Memory and Network which Schedules
In this paper, we follow a new path to arrive at the idea of a COMA — a Cache Only Memory Architecture. We show how the evolution of another architecture (ADARC) leads quite nat...
Ronald Moore, Bernd Klauer, Klaus Waldschmidt
HPCA
2012
IEEE
12 years 6 months ago
SCD: A scalable coherence directory with flexible sharer set encoding
Large-scale CMPs with hundreds of cores require a directory-based protocol to maintain cache coherence. However, previously proposed coherence directories are hard to scale beyond...
Daniel Sanchez, Christos Kozyrakis