Sciweavers

SAMOS
2005
Springer

Modeling NoC Architectures by Means of Deterministic and Stochastic Petri Nets

13 years 9 months ago
Modeling NoC Architectures by Means of Deterministic and Stochastic Petri Nets
The design of appropriate communication architectures for complex Systems-on-Chip (SoC) is a challenging task. One promising alternative to solve these problems are Networks-on-Chip (NoCs). Recently, the application of deterministic and stochastic Petri-Nets (DSPNs) to model on-chip communication has been proven to be an attractive method to evaluate and explore different communication aspects. In this contribution the modeling of basic NoC communication scenarios featuring different processor cores, network topologies and communication schemes is presented. In order to provide a test bed for the verification of modeling results a state-of-the-art FPGA-platform has been utilized. This platform allows to instantiate a soft-core processor network which can be adapted in terms of communication network topologies and communication schemes. It will be shown that DSPN modeling yields good prediction results at low modeling effort. Different DSPN modeling aspects in terms of accuracy and com...
Holger Blume, Thorsten von Sydow, Daniel Becker, T
Added 28 Jun 2010
Updated 28 Jun 2010
Type Conference
Year 2005
Where SAMOS
Authors Holger Blume, Thorsten von Sydow, Daniel Becker, Tobias G. Noll
Comments (0)