Sciweavers

Share
DSD
2005
IEEE

Power-Constrained Hybrid BIST Test Scheduling in an Abort-on-First-Fail Test Environment

10 years 2 months ago
Power-Constrained Hybrid BIST Test Scheduling in an Abort-on-First-Fail Test Environment
1 This paper presents a method for power-constrained system-on-chip test scheduling in an abort-on-first-fail environment where the test is terminated as soon as a fault is detected. We employ the defect probabilities of individual cores to guide the scheduling, such that the expected total test time is minimized and the peak power constraint is satisfied. Based on a hybrid BIST architecture where a combination of deterministic and pseudorandom test sequences is used, the power-constrained test scheduling problem can be formulated as an extension of the two-dimensional rectangular packing problem and a heuristic has been proposed to calculate the near optimal order of different test sequences. The method is also generalized for both test-per-clock and test-per-scan approaches. Experimental results have shown that the proposed heuristic is efficient to find a near optimal test schedule with a low computation overhead.
Zhiyuan He, Gert Jervan, Zebo Peng, Petru Eles
Added 24 Jun 2010
Updated 24 Jun 2010
Type Conference
Year 2005
Where DSD
Authors Zhiyuan He, Gert Jervan, Zebo Peng, Petru Eles
Comments (0)
books