Sciweavers

8 search results - page 1 / 2
» A novel flash analog-to-digital converter
Sort
View
ISCAS
2008
IEEE
121views Hardware» more  ISCAS 2008»
13 years 11 months ago
A novel flash analog-to-digital converter
—In this paper a new ADC architecture of flash type is proposed. This proposed N-bit flash ADC replaces the (2N -1)-toN encoder with two (2N/2 -1)-to-(N/2) encoders to accomplish...
Chia-Nan Yeh, Yen-Tai Lai
ISCAS
1999
IEEE
71views Hardware» more  ISCAS 1999»
13 years 9 months ago
A novel analog-digital flash converter architecture based on capacitive threshold gates
Alexandre Schmid, D. Bowler, R. Baumgartner, Yusuf...
ISMVL
2000
IEEE
79views Hardware» more  ISMVL 2000»
13 years 9 months ago
Novel Resonant-Tunneling Multiple-Threshold Logic Circuit Based on Switching Sequence Detection
We present a novel multiple-threshold circuit using resonant-tunneling diodes (RTDs). The logic operation is based on detecting a switching sequence in the RTD circuit. This schem...
Takao Waho, Kazufumi Hattori, Kouji Honda
ISLPED
2004
ACM
97views Hardware» more  ISLPED 2004»
13 years 10 months ago
A low-power rail-to-rail 6-bit flash ADC based on a novel complementary average-value approach
In this paper, a 6-bit 300-MSample/s(MS/s) flash analog-to-digital converter (ADC) with a novel complementary average-value (CAV) approach is proposed. Input signal is pre-process...
Hui-Chin Tseng, Hsin-Hung Ou, Chi-Sheng Lin, Bin-D...
ISCAS
1994
IEEE
96views Hardware» more  ISCAS 1994»
13 years 9 months ago
Analysis and Design of Adaptive Self-Trimming Technique for A/D Converters
A novel self-trimming algorithm for A/D converters [1,2] has been presented which continually trims thresholds in the flash A/D subconverters of two-stage and pipelined A/D conver...
Zhiqiang Gu, W. Martin Snelgrove