Sciweavers

ISCAS
2008
IEEE
114views Hardware» more  ISCAS 2008»
13 years 11 months ago
A low-area, low-power programmable frequency multiplier for DLL based clock synthesizers
—A simple low-area and low-power clock frequency multiplier is proposed for Delay Locked Loop (DLL) based clock synthesizers. In this circuit, 2n voltage controlled delay lines (...
Md. Ibrahim Faisal, Magdy A. Bayoumi