Sciweavers

DAC
1999
ACM

Buffer Insertion with Accurate Gate and Interconnect Delay Computation

13 years 9 months ago
Buffer Insertion with Accurate Gate and Interconnect Delay Computation
Buffer insertion has become a critical step in deep submicron design, and several buffer insertion/sizing algorithms have been proposed in the literature. However, most of these methods use simplified interconnect and gate delay models. These models may lead to inferior solutions since the optimized objective is only an approximation for the actual delay. We propose to integrate accurate wire and gate delay models into Van Ginneken’s buffer insertion algorithm [18] via the propagation of moments and driving point admittances up the routing tree. We have verified the effectiveness of our approach on an industry design.
Charles J. Alpert, Anirudh Devgan, Stephen T. Quay
Added 02 Aug 2010
Updated 02 Aug 2010
Type Conference
Year 1999
Where DAC
Authors Charles J. Alpert, Anirudh Devgan, Stephen T. Quay
Comments (0)