Sciweavers

ARITH
2005
IEEE

Efficient Mapping of Addition Recurrence Algorithms in CMOS

13 years 10 months ago
Efficient Mapping of Addition Recurrence Algorithms in CMOS
Efficient adder design requires proper selection of a recurrence algorithm and its realization. Each of the algorithms: Weinberger’s, Ling’s and Doran’s were analyzed for its flexibility in representation and suitability for realization in CMOS. We describe general techniques for developing efficient realizations based on CMOS technology constraints when using Ling’s algorithm. From these techniques we propose two high-performance realizations that achieve 1 FO4 delay improvement at the same energy and 50% energy reduction at the same delay than existing Ling and Weinberger designs.
Bart R. Zeydel, Theo T. J. H. Kluter, Vojin G. Okl
Added 24 Jun 2010
Updated 24 Jun 2010
Type Conference
Year 2005
Where ARITH
Authors Bart R. Zeydel, Theo T. J. H. Kluter, Vojin G. Oklobdzija
Comments (0)