Sciweavers

DFT
2007
IEEE

Estimation of Electromigration-Aggravating Narrow Interconnects Using a Layout Sensitivity Model

13 years 11 months ago
Estimation of Electromigration-Aggravating Narrow Interconnects Using a Layout Sensitivity Model
During semiconductor manufacturing, particles undesirably depose on the surface of the wafer causing “open” and “short” defects to interconnects. In this paper, a third type of defects called “interconnect narrowing” defect is defined. Interconnect narrowing occurs when a defect intervenes the lithographic printing of interconnects causing the formation of a narrow interconnect. The narrow sites of defective interconnects favor electromigration that makes narrow interconnects more likely to induce a chip failure than regular interconnects. In this paper, a layout sensitivity model accounting for narrowing defects is derived. A methodology for predicting the probability of narrow interconnects using the sensitivity model is then proposed. The layout sensitivity model for narrow interconnects is tested and compared to actual and simulated data. Our layout sensitivity model for narrow interconnects predicts the probability of narrowing with 3.1% error, on average. The model i...
Rani S. Ghaida, Payman Zarkesh-Ha
Added 02 Jun 2010
Updated 02 Jun 2010
Type Conference
Year 2007
Where DFT
Authors Rani S. Ghaida, Payman Zarkesh-Ha
Comments (0)