Sciweavers

ASPDAC
2006
ACM

Improving routing efficiency for network-on-chip through contention-aware input selection

13 years 10 months ago
Improving routing efficiency for network-on-chip through contention-aware input selection
- The performance of Network-on-Chip (NoC) largely depends on the underlying routing techniques, which have two constituencies: output selection and input selection. Previous research on routing techniques for NoC has focused on the improvement of output selection. This paper investigates the impact of input selection, and presents a novel contention-aware input selection (CAIS) technique for NoC that improves the routing efficiency. When there are contentions of multiple input channels competing for the same output channel, CAIS decides which input channel obtains the access depending on the contention level of the upstream switches, which in turn removes possible network congestion. Simulation results with different synthetic and real-life traffic patterns show that, when combined with either deterministic or adaptive output selection, CAIS achieves significant better performance than the traditional first-come-first-served (FCFS) input selection, with low hardware overhead (<3%)....
Dong Wu, Bashir M. Al-Hashimi, Marcus T. Schmitz
Added 13 Jun 2010
Updated 13 Jun 2010
Type Conference
Year 2006
Where ASPDAC
Authors Dong Wu, Bashir M. Al-Hashimi, Marcus T. Schmitz
Comments (0)