Sciweavers

4 search results - page 1 / 1
» Low-power design of sequential circuits using a quasi-synchr...
Sort
View
ISLPED
2000
ACM
92views Hardware» more  ISLPED 2000»
13 years 10 months ago
Low power sequential circuit design by using priority encoding and clock gating
This paper presents a state assignment technique called priority encoding which uses multi-code assignment plus clock gating to reduce power dissipation in sequential circuits. Th...
Xunwei Wu, Massoud Pedram
ASPDAC
2000
ACM
83views Hardware» more  ASPDAC 2000»
13 years 10 months ago
Low-power design of sequential circuits using a quasi-synchronous derived clock
– This paper presents a novel circuit design technique to reduce the power dissipation in sequential circuits by generating a quasi-synchronous derived clock from the master cloc...
Xunwei Wu, Jian Wei, Massoud Pedram, Qing Wu
ICCAD
1995
IEEE
135views Hardware» more  ICCAD 1995»
13 years 10 months ago
An iterative improvement algorithm for low power data path synthesis
We address the problem of minimizing power consumption in behavioral synthesis of data-dominated circuits. The complex nature of power as a cost function implies that the effects ...
Anand Raghunathan, Niraj K. Jha
ICCD
2005
IEEE
100views Hardware» more  ICCD 2005»
14 years 3 months ago
Temporal Decomposition for Logic Optimization
Traditional approaches for sequential logic optimization include (1) explicit state-based techniques such as state minimization, (2) structural techniques such as retiming, and (3...
Nathan Kitchen, Andreas Kuehlmann