Sciweavers

DAC
2009
ACM

NoC topology synthesis for supporting shutdown of voltage islands in SoCs

14 years 5 months ago
NoC topology synthesis for supporting shutdown of voltage islands in SoCs
In many Systems on Chips (SoCs), the cores are clustered in to voltage islands. When cores in an island are unused, the entire island can be shutdown to reduce the leakage power consumption. However, today, the interconnect architecture is a bottleneck in allowing the shutdown of the islands. In this paper, we present a synthesis approach to obtain customized application-specific Networks on Chips (NoCs) that can support the shutdown of voltage islands. Our results on realistic SoC benchmarks show that the resulting NoC designs only have a negligible overhead in SoC active power consumption (average of 3%) and area (average of 0.5%) to support the shutdown of islands. The shutdown support provided can lead to a significant leakage and hence total power savings. Categories and Subject Descriptors B.4.3 [INPUT/OUTPUT AND DATA COMMUNICATIONS]: Interconnections (Subsystems)--topology General Terms Design Keywords NoC, voltage islands, shutdown, leakage power, topology
Ciprian Seiculescu, Srinivasan Murali, Luca Benini
Added 12 Nov 2009
Updated 08 Dec 2009
Type Conference
Year 2009
Where DAC
Authors Ciprian Seiculescu, Srinivasan Murali, Luca Benini, Giovanni De Micheli
Comments (0)