Sciweavers

TSMC
1998

Performance based design of high-level language-directed computer architectures

13 years 3 months ago
Performance based design of high-level language-directed computer architectures
— This paper is concerned with the analytical modeling of computer architectures to aid in the design of high-level language-directed computer architectures. High-level language-directed computers are computers that execute programs in a high-level language directly. The design procedure of these computers are at best described as being ad hoc. In order to systematize the design procedure, we introduce analytical models of computers that predict the performance of parallel computations on concurrent computers. We model computers as queueing networks and parallel computations as precedence graphs. The models that we propose are simple and lead to computationally efficient procedures of predicting the performance of parallel computations on concurrent computers. We demonstrate the use of these models in the design of high-level languagedirected computer architectures.
Rajendra S. Katti, Mark L. Manwaring
Added 23 Dec 2010
Updated 23 Dec 2010
Type Journal
Year 1998
Where TSMC
Authors Rajendra S. Katti, Mark L. Manwaring
Comments (0)