Sciweavers

IAJIT
2010

Realization of a Novel Fault Tolerant Reversible Full Adder Circuit in Nanotechnology

13 years 3 months ago
Realization of a Novel Fault Tolerant Reversible Full Adder Circuit in Nanotechnology
: In parity preserving reversible circuit, the parity of the input vector must match the parity of the output vector. It renders a wide class of circuit faults readily detectable at the circuit’s outputs. Thus reversible logic circuits that are parity preserving will be beneficial to the development of fault tolerant systems in nanotechnology. This paper presents an efficient realization of well known Toffoli gate using only two parity preserving reversible gates. The minimum number of garbage outputs and constant inputs required to synthesize a fault tolerant reversible full adder circuit has also been given. Finally, this paper presents a novel fault tolerant reversible full adder circuit and demonstrates its superiority with the existing counterparts.
Md. Saiful Islam 0003, Muhammad Mahbubur Rahman, Z
Added 25 Jan 2011
Updated 25 Jan 2011
Type Journal
Year 2010
Where IAJIT
Authors Md. Saiful Islam 0003, Muhammad Mahbubur Rahman, Zerina Begum, Mohd. Zulfiquar Hafiz
Comments (0)