Sciweavers

DAC
2004
ACM

An approach to placement-coupled logic replication

14 years 4 months ago
An approach to placement-coupled logic replication
We present a set of techniques for placement-coupled, timingdriven logic replication. Two components are at the core of the approach. First is an algorithm for optimal timingdriven fanin tree embedding; the algorithm is very general in that it can easily incorporate complex objective functions (e.g., placement costs) and can perform embedding on any graph-based target. Second we introduce the Replication Tree which allows us to induce large fanin trees from a given circuit which can then be optimized by the embedder. We have built an optimization engine around these two ideas and report promising results for the FPGA domain including clock period reductions of up to 36% compared with a timing-driven placement from VPR [12] and almost double the average improvement of local replication from [1]. These results are achieved with modest area and runtime overhead. Categories and Subject Descriptors B.7.2 [Hardware]: Integrated Circuits--Design Aids General Terms Algorithms, Performance Key...
Milos Hrkic, John Lillis, Giancarlo Beraudo
Added 13 Nov 2009
Updated 13 Nov 2009
Type Conference
Year 2004
Where DAC
Authors Milos Hrkic, John Lillis, Giancarlo Beraudo
Comments (0)