Sciweavers

FPL
2009
Springer

Modeling post-techmapping and post-clustering FPGA circuit depth

13 years 9 months ago
Modeling post-techmapping and post-clustering FPGA circuit depth
This paper presents an analytical model that relates FPGA architectural parameters to the expected speed of FPGA implementation. More precisely, the model relates the lookuptable size, cluster size, and number of inputs per cluster to the depth of the circuit after technology mapping and after clustering. Comparison to experimental results with large MCNC circuits shows that our models are accurate. We show how the models can be used in FPGA architectural investigations to complement the more usual experimental approach.
Joydip Das, Steven J. E. Wilton, Philip Heng Wai L
Added 24 Jul 2010
Updated 24 Jul 2010
Type Conference
Year 2009
Where FPL
Authors Joydip Das, Steven J. E. Wilton, Philip Heng Wai Leong, Wayne Luk
Comments (0)