Sciweavers

IPPS
2006
IEEE

Securing embedded programmable gate arrays in secure circuits

13 years 10 months ago
Securing embedded programmable gate arrays in secure circuits
The purpose of this article is to propose a survey of possible approaches for implementing embedded reconfigurable gate arrays into secure circuits. A standard secure interfacing architecture is proposed and motivations justifying such an approach are discussed. This paper also lists all features offered by FPGA vendors (Field Programmable Gate Array) aiming at securing those circuits according to different concerns. This article emphasizes on configuration memory programming which is probably the weakest point of using programmable devices on a secure context.
Nicolas Valette, Lionel Torres, Gilles Sassatelli,
Added 12 Jun 2010
Updated 12 Jun 2010
Type Conference
Year 2006
Where IPPS
Authors Nicolas Valette, Lionel Torres, Gilles Sassatelli, Frédéric Bancel
Comments (0)