Sciweavers

6 search results - page 1 / 2
» Register binding for clock period minimization
Sort
View
DAC
2006
ACM
14 years 6 months ago
Register binding for clock period minimization
Shih-Hsu Huang, Chun-Hua Cheng, Yow-Tyng Nieh, Wei...
ASPDAC
2009
ACM
127views Hardware» more  ASPDAC 2009»
14 years 10 days ago
Timing driven power gating in high-level synthesis
- The power gating technique is useful in reducing standby leakage current, but it increases the gate delay. For a functional unit, its maximum allowable delay (for a target clock ...
Shih-Hsu Huang, Chun-Hua Cheng
ICCAD
1999
IEEE
86views Hardware» more  ICCAD 1999»
13 years 10 months ago
Clock skew scheduling for improved reliability via quadratic programming
This paper considers the problem of determining an optimal clock skew schedule for a synchronous VLSI circuit. A novel formulation of clock skew scheduling as a constrained quadrat...
Ivan S. Kourtev, Eby G. Friedman
ISPD
2003
ACM
132views Hardware» more  ISPD 2003»
13 years 11 months ago
Architecture and synthesis for multi-cycle communication
For multi-gigahertz designs in nanometer technologies, data transfers on global interconnects take multiple clock cycles. In this paper, we propose a regular distributed register ...
Jason Cong, Yiping Fan, Xun Yang, Zhiru Zhang
DAC
2004
ACM
14 years 6 months ago
Architecture-level synthesis for automatic interconnect pipelining
For multi-gigahertz synchronous designs in nanometer technologies, multiple clock cycles are needed to cross the global interconnects, thus making it necessary to have pipelined g...
Jason Cong, Yiping Fan, Zhiru Zhang