Sciweavers

10 search results - page 2 / 2
» Timing-based delay test for screening small delay defects
Sort
View
58
Voted
ASPDAC
2010
ACM
125views Hardware» more  ASPDAC 2010»
14 years 11 months ago
Graph partition based path selection for testing of small delay defects
Zijian He, Tao Lv, Huawei Li, Xiaowei Li
131
Voted
VTS
2000
IEEE
167views Hardware» more  VTS 2000»
15 years 5 months ago
Path Selection for Delay Testing of Deep Sub-Micron Devices Using Statistical Performance Sensitivity Analysis
The performance of deep sub-micron designs can be affected by various parametric variations, manufacturing defects, noise or even modeling errors that are all statistical in natur...
Jing-Jia Liou, Kwang-Ting Cheng, Deb Aditya Mukher...
107
Voted
ET
2010
98views more  ET 2010»
14 years 11 months ago
MONSOON: SAT-Based ATPG for Path Delay Faults Using Multiple-Valued Logics
Abstract As technology scales down into the nanometer era, delay testing of modern chips has become more and more important. Tests for the path delay fault model are widely used to...
Stephan Eggersglüß, Görschwin Fey,...
TCAD
2008
114views more  TCAD 2008»
15 years 1 months ago
Test-Quality/Cost Optimization Using Output-Deviation-Based Reordering of Test Patterns
At-speed functional testing, delay testing, and n-detection test sets are being used today to detect deep submicrometer defects. However, the resulting test data volumes are too hi...
Zhanglei Wang, Krishnendu Chakrabarty
90
Voted
ATS
1996
IEEE
93views Hardware» more  ATS 1996»
15 years 5 months ago
Testable Design and Testing of MCMs Based on Multifrequency Scan
In this paper, we present a novel and efticient approach to test MCM at the module as well as chip levels. Our design incorporates the concept of the multifrequency test method an...
Wang-Dauh Tseng, Kuochen Wang