Sciweavers

ASPDAC
2006
ACM

Efficient identification of multi-cycle false path

13 years 8 months ago
Efficient identification of multi-cycle false path
Due to false paths and multi-cycle paths in a circuit, using only topological delay to determine the clock period could be too conservative. In this paper, we address the timing analysis problem by considering both single-cycle and multi-cycle operations. We give a precise definition of multi-cycle false paths and provide the necessary conditions for multi-cycle sensitizable paths. We then propose an efficient algorithm to identify multi-cycle false paths. By considering both single-cycle and multi-cycle false paths, we could derive a shorter clock period than that determined by existing methods. Finally, we propose an algorithm to compute the valid clock period and demonstrate the improvement in clock frequency by taking multi-cycle false paths into account.
Kai Yang, Kwang-Ting Cheng
Added 20 Aug 2010
Updated 20 Aug 2010
Type Conference
Year 2006
Where ASPDAC
Authors Kai Yang, Kwang-Ting Cheng
Comments (0)