Sciweavers

ISPD
1997
ACM

Regular layout generation of logically optimized datapaths

13 years 8 months ago
Regular layout generation of logically optimized datapaths
The inherent distortion of the structural regularity of VLSI datapaths after logic optimization has until now precluded dense regular layouts of optimized datapaths despite their implicit regularity. This paper presents a methodology enabling utilization of datapath regularity for dense layout even after extensive logic optimization. A structural netlist analysis extracts regularity from the initial unoptimized netlist which serves as a partial relative regular preplacement. After each customary iteration of placement, backannotation and logic optimization, functional correspondences between the optimized and the original netlists are identified by a logic correspondence extractor. The functional and structural analyses results are then merged yielding a regular preplacement for the logically optimized design.
R. X. T. Nijssen, C. A. J. van Eijk
Added 06 Aug 2010
Updated 06 Aug 2010
Type Conference
Year 1997
Where ISPD
Authors R. X. T. Nijssen, C. A. J. van Eijk
Comments (0)