Sciweavers
Explore
Publications
Books
Software
Tutorials
Presentations
Lectures Notes
Datasets
Labs
Conferences
Community
Upcoming
Conferences
Top Ranked Papers
Most Viewed Conferences
Conferences by Acronym
Conferences by Subject
Conferences by Year
Tools
PDF Tools
Image Tools
Text Tools
OCR Tools
Symbol and Emoji Tools
On-screen Keyboard
Latex Math Equation to Image
Smart IPA Phonetic Keyboard
Community
Sciweavers
About
Terms of Use
Privacy Policy
Cookies
Free Online Productivity Tools
i2Speak
i2Symbol
i2OCR
iTex2Img
iWeb2Print
iWeb2Shot
i2Type
iPdf2Split
iPdf2Merge
i2Bopomofo
i2Arabic
i2Style
i2Image
i2PDF
iLatex2Rtf
Sci2ools
86
Voted
ASPDAC
2010
ACM
124
views
Hardware
»
more
ASPDAC 2010
»
MuCCRA-3: a low power dynamically reconfigurable processor array
15 years 1 months ago
Download
www.asp-dac.itri.org.tw
Yoshiki Saito, Toru Sano, Masaru Kato, Vasutan Tun
Real-time Traffic
ASPDAC 2010
|
Hardware
|
claim paper
Related Content
»
Power reduction techniques for Dynamically Reconfigurable Processor Arrays
»
Evaluation of a LowPower Reconfigurable DSP Architecture
»
Partially Reconfigurable Vector Processor for Embedded Applications
»
The QualityEnergy Scalable OFDMA Modulation for Low Power Transmitter and VLIW Processor B...
»
Instruction buffer mode for multicontext Dynamically Reconfigurable Processors
»
Exploiting operation level parallelism through dynamically reconfigurable datapaths
»
Energy efficient coscheduling in dynamically reconfigurable systems
»
Facilitating ProcessorBased DPR Systems for nonDPR Experts
»
An Agentbased Mobile Robot System using Configurable SOC Technique
more »
Post Info
More Details (n/a)
Added
10 Feb 2011
Updated
10 Feb 2011
Type
Journal
Year
2010
Where
ASPDAC
Authors
Yoshiki Saito, Toru Sano, Masaru Kato, Vasutan Tunbunheng, Yoshihiro Yasuda, Masayuki Kimura, Hideharu Amano
Comments
(0)
Researcher Info
Hardware Study Group
Computer Vision