Sciweavers

33 search results - page 2 / 7
» Hybrid CMOS nanoelectronic digital circuits: devices, archit...
Sort
View
DAC
1996
ACM
15 years 3 months ago
Design Considerations and Tools for Low-voltage Digital System Design
Aggressive voltage scaling to 1V and below through technology, circuit, and architecture optimization has been proven to be the key to ultra low-power design. The key technology t...
Anantha Chandrakasan, Isabel Yang, Carlin Vieri, D...
DATE
2010
IEEE
183views Hardware» more  DATE 2010»
15 years 4 months ago
Monolithically stackable hybrid FPGA
— The paper introduces novel field programmable gate array (FPGA) circuits based on hybrid CMOS/resistive switching device (memristor) technology and explores several logic archi...
Dmitri Strukov, Alan Mishchenko
97
Voted
CAMP
2005
IEEE
15 years 5 months ago
Bio-Inspired Computing Architectures: The Embryonics Approach
Abstract— The promise of next-generation computer technologies, such as nano-electronics, implies a number of serious alterations to the design flow of digital circuits. One of ...
Gianluca Tempesti, Daniel Mange, André Stau...
DAC
2002
ACM
16 years 17 days ago
Few electron devices: towards hybrid CMOS-SET integrated circuits
Adrian M. Ionescu, Michel J. Declercq, Santanu Mah...
ISVLSI
2008
IEEE
136views VLSI» more  ISVLSI 2008»
15 years 6 months ago
CMOS Control Enabled Single-Type FET NASIC
A new hybrid CMOS-nanoscale circuit style has been developed that uses only one type of Field Effect Transistor (FET) in the logic portions of a design. This is enabled by CMOS pro...
Pritish Narayanan, Michael Leuchtenburg, Teng Wang...