Sciweavers

ATS
2003
IEEE

Analyzing the Impact of Process Variations on DRAM Testing Using Border Resistance Traces

13 years 9 months ago
Analyzing the Impact of Process Variations on DRAM Testing Using Border Resistance Traces
Abstract: As a result of variations in the fabrication process, different memory components are produced with different operational characteristics, a situation that complicates the fault analysis process of manufactured memories. This paper discusses the issue of process variations, and shows how to deal with it in the context of fault analysis and test generation. The paper also introduces the concept of border resistance traces as a tool to optimize test stresses and inspect the impact of process variations on the optimization procedure. The concepts are discussed in the paper with the help of a practical example of a specific defect in the memory. Key words: DRAMs, process variations, border resistance trace, defect simulation, memory testing.
Zaid Al-Ars, A. J. van de Goor
Added 04 Jul 2010
Updated 04 Jul 2010
Type Conference
Year 2003
Where ATS
Authors Zaid Al-Ars, A. J. van de Goor
Comments (0)