Sciweavers

GLVLSI
1999
IEEE

A Novel Low Power Energy Recovery Full Adder Cell

13 years 9 months ago
A Novel Low Power Energy Recovery Full Adder Cell
A novel low power and low transistor count static energy recovery full adder (SERF) is presented in this paper. The power consumption and general characteristics of the SERF adder are then compared against three low power full adders; the transmission function adder (TFA), the dual value logic (DVL) adder and the fourteen transistor (14T) full adder. The proposed SERF adder design was proven to be superior to the other three designs in power dissipation and area, and second in propagation delay only to the DVL adder. The combination of low power and low transistor count makes the new SERF cell a viable option for low power design.
R. Shalem, Lizy Kurian John, Eugene John
Added 03 Aug 2010
Updated 03 Aug 2010
Type Conference
Year 1999
Where GLVLSI
Authors R. Shalem, Lizy Kurian John, Eugene John
Comments (0)